# **ECE 310L: Microelectronic Circuits Lab**

# Lab 1: Voltage Divider and Measurement Basics

| Name:        |  |
|--------------|--|
| Lab partner: |  |

# **Objectives**

- (1) Familiarize with lab equipment and basic electrical and electronic theory using a voltage divider and a Zener diode.
- (2) Demonstrate the ability to apply the concepts of part tolerance and line/load regulation.

# **Background**

Often in circuit design, a voltage is required that is less than the supply voltage found in the system. An example would be a situation in which the designer determines that 4.7 VDC is needed but the available system voltage is 8.0 VDC.

The simplest way to obtain this voltage is to use a voltage divider circuit as shown in Figure 1. However, in this case the output voltage is very sensitive to the load applied to the voltage divider, as well as to changes in the input voltage.

Another method to create a voltage that is less than the supply voltage is to use a Zener diode within the circuit. A Zener diode will act as voltage regulator. In reverse bias, as shown in Figure 2, a Zener diode will have a fairly constant voltage drop over a range of current. This characteristic of the Zener diode makes a circuit less sensitive to changes in input voltage and load currents. We will use a 1N5230B Zener diode in the lab. You can find the datasheet on the course Blackboard site.



A good power supply is characterized by its line regulation and load regulation.

#### **Line Regulation**

Line regulation is a measure of the ability of the power supply to maintain its output voltage given changes in the input line voltage. There are many reasons source voltage  $V_s$  will not be a perfect

constant with time. For example, thermal noise and temperature drift can affect the source voltage. Coupling to 60 Hz signals (or digital clock signals) could also add fluctuation to  $V_s$ .

Line regulation is expressed as percent of change in the output voltage relative to the change in the input line voltage.

% Line Regulation = 
$$\frac{\Delta V_L}{\Delta V_S}$$

#### **Load Regulation**

Load regulation is a measure of the ability of an output channel to remain constant given changes in the load. For constant-voltage source, variations in the load result in changes in the output current. This variation is expressed as a percentage of range per amp of output load and is synonymous with a series resistance. In constant voltage mode, the load regulation specification defines how close the series resistance of the output is to 0 ohms - the series resistance of an ideal voltage source.

% Load Regulation = 
$$\frac{V_{min-load} - V_{max-load}}{V_{norm-load}}$$

#### Where:

 $V_{max-load}$  is the voltage at maximum load. The maximum load is the one that draws the greatest current, i.e. the lowest specified load resistance (never short circuit);

 $V_{min-load}$  is the voltage at minimum load. The minimum load is the one that draws the least current, i.e. the highest specified load resistance (possibly open circuit for some types of linear supplies, usually limited by pass transistor minimum bias levels);

 $V_{norm-load}$  is the voltage at the typical specified load.

Load regulation is also expressed as the ratio of output voltage variation and output current variation, albeit less frequently.

$$Load\ Regulation = \frac{\Delta V_L}{\Delta I_L}$$

Under this definition, load regulation has a unit of Ohm. An ideal voltage source would have a load regulation of 0.

For this lab, express load regulation in both definitions.

#### **Materials**

- DC power supply, HP E3631A
- DMM, Agilent E3631A
- Protoboard
- Hookup Wires
- Assorted resistors
- Zener diode (part 1N5230B)

A diode is a two-terminal electronic component with asymmetric conductance; it has low (ideally zero) resistance to current in one direction, and high (ideally infinite) resistance in the other. A semiconductor diode, the most common type today, is a crystalline piece of semiconductor material with a p-n junction connected to two electrical terminals. In our labs, diodes are typically packaged in tiny glass cylinders with a connecting lead at each end. A stripe on the cylinder marks the diode's cathode, as shown in Fig. 3, making the opposite side the anode.



Figure 3. Marking of diodes in different packages

| Pre-lab Assignments                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Question 1. The voltage divider circuit, as show in Figure 1, produce an output voltage of 4.7 VDC no load ( $R_L = \infty$ ), with a supply voltage of 8 VDC. Select $R_2$ to be a 4.7 K $\Omega$ resistor, calculate the value of $R_1$ . |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
| Question 2. Read textbook Section 3.12 [1], write an expression to calculate line regulation for the circuit described in question (1).                                                                                                     |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                             |

Question 3. In practice, differential expression (such as  $dV_S$ ) is approximated by the difference operation, for example,  $dV_S \approx V_{Smax} - V_{Smin}$ .  $V_{Smax}$  and  $V_{Smin}$  are source voltages that is 10% above and below nominal source voltage ( $V_S$  = 8 V), respectively.  $V_{Lmax}$  and  $V_{Lmin}$  are resulting load voltages

| with source voltage $V_{\rm Smax}$ and $V_{\rm Smin}$ , respectively. Calculate the line regulation for a load resistance of $R_{\rm L}$ = 56 K $\Omega$ . |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                            |
|                                                                                                                                                            |
|                                                                                                                                                            |
|                                                                                                                                                            |
| Question 4. Derive an expression of power efficiency for the circuit in (1) using only the symbols $R$                                                     |
| $R_2$ , and $R_L$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ .                                                                |
| $R_2$ , and $R_L$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ .                                                                |
| $R_2$ , and $R_L$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ .                                                                |
| $R_2$ , and $R_L$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ .                                                                |
| $R_2$ , and $R_L$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ .                                                                |



| Question 7. Derive an expression of power efficiency for the circuit in (1) using only the symbols $V_{\rm S}$ , $V_{\rm L}$ , $R_{\rm DZ}$ , and $R_{\rm L}$ . Calculate the power efficiency for a load resistance of 56 K $\Omega$ . |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                         |

| Question 8. Write an expression for load regulation. |
|------------------------------------------------------|
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |





### **Lab Assignments**

#### **Voltage Divider**

- 1. For the voltage divider circuit designed in the **Prelab Assignment (1)**, measure the actual values of  $R_1$  and  $R_2$  using the multi-meter and verify they are with the 5% tolerance. Record the measurements in Table 1.
- 2. The experiment will use three load resistances: open circuit, 1.2 K $\Omega$ , and 56 K $\Omega$ . Use multimeter and verify they are with the 5% tolerance. Record the measurements in Table 1.

Table 1: Measured Resistance

| Expected Resistance | $R_1 =$ | $R_2 = 4.7 \text{ K}\Omega$ | $R_{L1} = 1.2 \text{ K}\Omega$ | $R_{L2} = 56 \text{ K}\Omega$ |
|---------------------|---------|-----------------------------|--------------------------------|-------------------------------|
| Measured Resistance |         |                             |                                |                               |

- 3. Build the voltage divider circuit on the protoboard and measure the 'no load' output voltage. There will be no load resistor, R<sub>L</sub>, in this measurement. Record the measurements in Table 2.
- 4. Repeat the output voltage measurement with the supply voltage altered by +/-10%. This measurement will show the sensitivity to supply voltage changes. Record the measurements in Table 2.
- 5. Add a 56 K $\Omega$  resistor to the circuit as the load,  $R_L$  and repeat the voltage measurements with the original supply voltage, and altered by +/-10%. Record the measurements in Table 2.
- 6. Change the 56 K $\Omega$  resistor to a 1.2 K $\Omega$  resistor and repeat the measurements in steps 5. Record the measurements in Table 2.
- 7. Calculate the line regulation and power efficiency of the circuit under different load resistances. Record the values in Table 2.
- 8. Calculate the load regulation for the voltage divider circuit. Record the values in Table 2.

Table 2: Voltage Divider Circuit

| Voltage divider circuit |                     |                           |                 |                    |                    |                     |
|-------------------------|---------------------|---------------------------|-----------------|--------------------|--------------------|---------------------|
|                         | Measured values     |                           |                 | Calculated values  |                    |                     |
| Load<br>resistanc<br>e  | Source<br>tolerance | Sourc<br>e<br>voltag<br>e | Load<br>voltage | Line<br>regulation | Load<br>regulation | Power<br>efficiency |
|                         |                     | $V_{\rm S}(V)$            | $V_{\rm L}$ (V) |                    |                    |                     |
|                         | +10%                |                           |                 |                    |                    |                     |
| No load                 | Nominal             | 8                         |                 |                    |                    |                     |
|                         | -10%                |                           |                 |                    |                    |                     |
|                         | +10%                |                           |                 |                    |                    |                     |
| 56 KΩ                   | Nominal             | 8                         |                 |                    |                    |                     |
|                         | -10%                |                           |                 |                    |                    |                     |
|                         | +10%                |                           |                 |                    |                    |                     |
| 1.2 ΚΩ                  | Nominal             | 8                         |                 |                    |                    |                     |
|                         | -10%                |                           |                 |                    |                    |                     |

#### Zener diode circuit

- 1. For the Zener regulator circuit designed in the **pre-lab question** (5), measure the actual values of  $R_{\rm DZ}$  using the multi-meter and verify they are with the 5% tolerance. Record the measurements in Table 3.
- 2. The experiment will use three load resistances: open circuit, 1.2 K $\Omega$ , and 56 K $\Omega$ . Use multimeter and verify they are with the 5% tolerance. Record the measurements in Table 3.

Table 3: Measured Resistance for Zener Regulator Circuit

| Expected Resistance | $R_{\mathrm{DZ}}$ = | $R_{L1} = 1.2 \text{ K}\Omega$ | $R_{L2} = 56 \text{ K}\Omega$ |
|---------------------|---------------------|--------------------------------|-------------------------------|
| Measured Resistance |                     |                                |                               |

- 3. Build the Zener regulator circuit on the protoboard and measure the 'no load' output voltage. There will be no load resistor,  $R_L$ , in this measurement. Record the measurements in Table 4.
- 4. Repeat the output voltage measurement with the supply voltage altered by +/-10%. This measurement will show the sensitivity to supply voltage changes. Record the measurements in Table 4.
- 5. Add a 56 K $\Omega$  resistor to the circuit as the load,  $R_L$  and repeat the voltage measurements with the original supply voltage, and altered by +/-10%. Record the measurements in Table 4.
- 6. Change the 56 K $\Omega$  resistor to a 1.2 K $\Omega$  resistor and repeat the measurements in steps 5. Record the measurements in Table 4.
- 7. Calculate the line regulation and power efficiency of the circuit under different load resistances. Record the values in Table 4.
- 8. Calculate the load regulation for the voltage divider circuit. Record the values in Table 4.

Table 4: Zener Regulator Circuit

| Zener regulator circuit |                     |                |                 |                    |                    |                     |
|-------------------------|---------------------|----------------|-----------------|--------------------|--------------------|---------------------|
|                         | Measured values     |                |                 | Calculated values  |                    |                     |
| Load<br>resistanc<br>e  | Source<br>tolerance | e              | Load<br>voltage | Line<br>regulation | Load<br>regulation | Power<br>efficiency |
|                         |                     | $V_{\rm S}(V)$ | $V_{\rm L}$ (V) |                    |                    |                     |
|                         | +10%                |                |                 |                    |                    |                     |
| No load                 | Nominal             | 8              |                 |                    |                    |                     |
|                         | -10%                |                |                 |                    |                    |                     |
|                         | +10%                |                |                 |                    |                    |                     |
| 56 KΩ                   | Nominal             | 8              |                 |                    |                    |                     |
|                         | -10%                |                |                 |                    |                    |                     |
|                         | +10%                |                |                 |                    |                    |                     |
| 1.2 ΚΩ                  | Nominal             | 8              |                 |                    |                    |                     |
|                         | -10%                |                |                 |                    |                    |                     |

# **Discussion** Answer the following questions regarding the two circuits: (1) What does line regulation and load regulation represents physically? (2) Comparing the two circuits, what are the pros and cons? Discuss this under the context of line regulation, load regulation, and power efficiency.

| (3) Neither of the two circuits is a very good power source. What are the limitations of both circuits in terms of how load resistance affects their operation? As semester progresses, you will be tasked to design a better circuit with the possible use of MOSFET or BJT. |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| design a better circuit with the possible use of WOSTET of Eg. 1.                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
| Comment and Conclusion                                                                                                                                                                                                                                                        |
| Provide a succinct review of the lab.                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                               |
| Reference                                                                                                                                                                                                                                                                     |

1. Blalock T and Jaeger R, 2010 Microelectronic Circuit Design, 4th ed. (New York: McGraw-Hill)